Execution Error Register - Ametek Sorensen XEL Serie Manual De Instrucciones

Fuentes de alimentación de cc lineal de precisión
Tabla de contenido

Publicidad

Idiomas disponibles
  • ES

Idiomas disponibles

Execution Error Register

This register contains a number representing the last error encountered over the current
interface. The Execution Error Register is read and cleared using the 'EER?' command. On
power up this register is set to 0 for all interface instances.
Error messages have the following meaning:
0:
No error encountered
1-9:
Internal hardware error detected.
100:
Range error. The numeric value sent is not allowed. This includes numbers that are
too big or too small for the parameter being set and non-integers being sent where only
integers are allowed.
101:
A recall of set up data has been requested but the store specified contains corrupted
data. This indicates either a hardware fault or a temporary data corruption, which can
be corrected by writing data to the store again.
102:
A recall of set up data has been requested but the store specified does not contain any
data.
103:
Attempt to read or write a command on the second output when it is not available.
Typically this will occur if attempting to program the second output on single channel
instruments or on a two-channel instrument which is set to parallel mode.
104:
Command not valid with output on. This is typically caused by using the 'IRANGE <n>'
command without first turning the output off.
200:
Read Only: An attempt has been made to change the settings of the instrument from an
interface without write privileges, see the Interface Locking section.
Limit Event Status and Limit Event Status Enable Registers
For single output power supplies there is one Limit Event Status Register; for dual power supplies
(except if operating in parallel mode) there are two. These are read and cleared using 'LSR1?'
and 'LSR2?' respectively. On power-up these registers are set to 0 then immediately set to show
new limit status.
Any bits set in a Limit Event Status Register which correspond to bits set in the accompanying
Limit Event Status Enable Register will cause the LIM1 or LIM2 bit to be set in the Status Byte
Register.
Bit 7:
Reserved for future use
Bit 6:
Set when a trip has occurred that can only be reset from the front panel or by removing
and reapplying the AC power.
Bit 5:
Reserved for future use
Bit 4:
Reserved for future use
Bit 3:
Set when an output over current trip has occurred
Bit 2:
Set when an output over voltage trip has occurred.
Bit 1:
Set when output enters current limit (CC mode)
Bit 0:
Set when output enters voltage limit (CV mode)
39

Publicidad

Tabla de contenido
loading

Tabla de contenido